# EFFICIENT DESIGN OF SHIFT REGISTER FOR AREA AND POWER REDUCTION USING PULSED LATCH 

${ }^{1}$ Kalaivani.S, ${ }^{2}$ Sathyabama.R<br>${ }^{1}$ PG Scholar, ${ }^{2}$ Professor/HOD<br>Department of ECE, Government College of Technology<br>Coimbatore, India


#### Abstract

A shift register is a basic building block in VLSI circuits. Shift registers are commonly used in many applications, such as digital filters, communication receivers and image processing. The architecture of a shift registers is quite simple. An $\mathbf{N}$-bit shift register is composed of a series connected $\mathbf{N}$ data flip-flops. The speed of the flip-flop is less important than the area and power consumption. Because there is no circuit between flip-flop in the shift register. The smallest flip-flop is suitable for the shift register to reduce the area and power consumption. Recently, pulsed latches are replaced flip-flops in many applications, because a pulsed latch is much smaller than a flip-flop and it cannot be used in a shift register due to the timing problem between pulsed latches. To overcome this problem, multiple non overlap delayed pulsed clock signals are used instead of the conventional single pulsed clock signal. The shift registers use a small number of the pulsed clock signals by grouping the latches to several sub shifter registers and using additional temporary storage latches. A 256_bit shift register using pulsed latches have been fabricated using a $0.18 \mu \mathrm{~m}$ CMOS process with $V_{D D}=1.8 \mathrm{~V}$.The core of the area is $1483 \mu \mathrm{~m}^{2}$. The power consumption is 1.2 mW at a 100 MHz clock frequency. The above work was carried out using Microwind software. The multiple non overlap delayed pulsed clock signals saves $66 \%$ area and $80 \%$ power compared to the conventional shift register with flip-flops.


## Keywords-Area-efficient, flip-flop, pulsed clock, pulsed latch

## I.INTRODUCTION

In digital circuits, a shift register is a cascade of flip flops. Its sharing the same clock, in which the output of each flipflop is connected to the data input of the next flip-flop. As resulting in a circuit that shifts by one position the bit array stored in it, shifting in the data present at its input and shifting out the last bit in the array, at each transition of the clock input. A shift register may be multidimensional, such that its data in and stage outputs are themselves bit arrays this is implemented simply by running several shift registers of the same bit-length in parallel. These are often configured as serial-in parallel-out (SIPO) or parallel-in serial-out (PISO).. There are also bidirectional shift registers which allow shifting in both directions. The serial input and last output of a shift register can also be connected to create a circular shift register. In digital design flip-flops and latches are basic storage element. Flip flops are timing elements in digital circuits. which have a great impact on speed and power consumption. In VLSI chip design reducing power has become an important consideration of a performance and area. The Shift register is a type of sequential circuit it is mainly used for storage or transfer digital data.

An M-bit shift register consists of M -data flip-flops which are connected in series form. The implementation of the Mdata flip-flop is less important element to regulate the capability of the total synchronous circuit than the area and power consumption as a result there is no circuit present between flip-flops within the register. To reduce the area and power consumption, the smaller flip-flop is used for the register. In this flip flops the transistor are more compared to pulsed latches so that the circuit has more switching and power consumption are high. Flip-flops are replaced by pulsed latches in several applications, because pulsed latches are smaller than flip flops. The use of multiple non overlap delay pulsed clock signals by the single pulsed clock signals by this design solves the timing problem in pulsed latches [4]. The shift register uses a less number of the pulsed clock signals and combine the latches to many sub shift registers and exploitation further temporary storage latches.

The data string is presented at Data in, and it is shifted right one stage each time Data Advance is brought high. At each advance, the bit on the far left is shifted into the first flip-flop's output. The bit on the far right is shifted out and lost. The data are stored after each flip-flop on the 'Q' output, so there are four storage. Hence it is a 4-bit Register. To give an idea of the shifting pattern, imagine that the register holds 0000 . As Data in 10110000 presents to the register. The left hand column corresponds to the left-most flip-flop's output pin. So the serial output of the entire register is 10110000 . It can be seen that if data were to be continued to input, it would get exactly what was put in, but offset by four Data Advance cycle. This arrangement is the hardware equivalent of a queue. Also at any time, the whole register can be set to zero by bringing the reset ( $R$ ) pins high. This arrangement performs destructive readout - each datum is lost once it has been shifted out of the right-most bit.

## II. ARCHITECTURE

## A. Previous work for Shift Register

A master slave flip flop using two latches can be replaced by a pulsed latch. It consists of a latch and a pulsed clock signal [6].All pulsed latches share the pulse generation circuit for the pulsed clock signal.

The area and power consumption of the pulsed latch is small. The pulsed latch cannot be used in shift register due to timing problem, output signal of the first latch (out1) changes correctly because the input signal of the first latch (in1) is constant during the clock pulse width. But the second latch has an uncertain output signal (out2) because its input signal (out1) changes during the clock pulse width.


Fig. 1 Schematic of Shift Register with latches and a pulsed clock signal
clk1
in 1
out1
out2
out3


Fig.1a Timing Diagram of Shift Register with latches and a pulsed clock signal
One solution for the timing problem is to add delay circuits between latches as shown in Fig.2. The occurrence of the clock pulse is delayed version of the previous latch as shown in Fig.2a.The output signals of the first and second latches (out1 and out2) changes during the clock pulse, but the input signals of the second and third latches become the same as the output signals of the first and second latches after the clock pulse. All latches have constant input signals during the clock pulse and no timing problem occurs between the latches. As a result, the delay circuits cause large area and power overheads.


Fig. 2 Schematic of Shift Register with latches, delay circuits and a pulsed clock signal


Fig.2a Timing Diagram of Shift Register with latches, delay circuits and a pulsed clock signal

Another solution is to overcome the timing problem is to use multiple non overlap delayed pulsed clock signals, are generated when a pulsed clock signal goes through delay circuits. Each latch uses a pulsed clock signal which is delayed from the pulsed clock signal used in its next latch. As a result, each latch has a constant input during its clock pulse and no timing problem occurs between latches. This solution also requires many delay circuits.


Fig. 3 Schematic of Shift Register with latches and delayed pulsed clock signals


Fig.3a Timing Diagram of Shift Register with latches and delayed pulsed clock signals
The Shift Register is divided into M sub shift registers in order to reduce the number of delayed pulsed clock signals. A 4-bit sub shifter register consists of five latches and it performs shift operations with five non overlapped delayed pulsed clock signals. In the 4-bit sub shift register \#1, four latches store 4-bit data (q1-q4) and the last latch stores 1-bit temporary data (T1), which will be stored in the first latch (q5) of the 4-bit sub shift register \#2. The area and power consumption of the 256-bit shift
register according to M , if $\mathrm{N}=256$ and $\mathrm{M}=4$ sub module, each single latch consists of 1-bit. So, total number of latches is 320 and 64 sub module.


Switch monochrom/color
Fig. 4 Schematic of Sub shifter Register for 4-bit module
The Shift Register is divided into M sub shift registers in order to reduce the number of delayed pulsed clock signals. A 8 -bit sub shifter register consists of nine latches and it performs shift operations with nine non overlapped delayed pulsed clock signals. In the 8 -bit sub shift register \#1, eight latches store 8 -bit data (q1-q8) and the last latch stores 1-bit temporary data (T1), which will be stored in the first latch (q9) of the 8 -bit sub shift register \#2. The area and power consumption of the 256 -bit shift register according to M , if $\mathrm{N}=256$ and $\mathrm{M}=8$ sub module, each single latch consists of 1 -bit. So, total number of latches is 288 and 32 sub module. So, compare to 4 -bit sub module ( $M=4$ ), area and power gets reduced.


Fig. 5 Schematic of sub shifter Register for 8-bit module


Fig. 6 Schematic of Delayed pulsed clock generator
The numbers of latches and clock pulse circuits change according to the word length of the sub shift register (M). M is selected by considering the area, power consumption, speed.

The area optimization can be performed as follows, when the circuit areas are normalized with a latch, the area of a latch and a clock pulse circuit are 1 and $\alpha_{A}$, respectively. The total area becomes $\alpha_{A} \times(M+1)+N(1+1 / M)$.

The power optimization is similar to the area optimization. Each latch consumes power for data transition and clock loading. When the circuit powers are normalized with a latch, the power consumption of a latch and a clock pulse circuit are 1 and $\alpha_{P}$, respectively. The total power consumption is also $\alpha_{p x}(M+1)+N(1+1 / M)$.

## B.Proposed work for Shift Register

The Shift Register is divided into M sub shift registers in order to reduce the number of delayed pulsed clock signals. A 4-bit sub shift register consists of five latches. One latch consists of 4-bit.It performs shift operations with five non overlapped delayed pulsed clock signals. In the 4-bit sub shift register \#1, four latches store 16-bit data (q1-q4) and the temporary latch stores 4-bit data (T1) from the previous latch which will be input to the first latch (q5) of the 4-bit sub shift register \#2. The area and power consumption of the 256 -bit shift register according to M , if $\mathrm{N}=256$ and $\mathrm{M}=8$ sub module, each single latch consists of 4bit. So, total number of latches is 80 and 16 sub module.


Fig. 7 Schematic of sub shifter Register for proposed 4-bit sub module
The Shift Register is divided into M sub shifter registers to reduce the number of delayed pulsed clock signals. A 8-bit sub shifter register consists of nine latches. One latch consists of 8 -bit.It performs shift operations with nine non overlap delayed pulsed clock signals. In the 8 -bit sub shift register \#1, eight latches store 64 -bit data (q1-q8) and the last latch stores 8 -bit temporary data (T1) which will be stored in the first latch (q9) of the 8 -bit sub shift register \#2. The area and power consumption
of the 256 -bit shift register according to M , if $\mathrm{N}=256$ and $\mathrm{M}=8$ sub module, each single latch consists of 8 -bit. So, total number of latches is 36 and 4 sub module. So, compare to 4 -bit sub module ( $M=4$ ), area and power gets reduced.


Fig. 8 Schematic of sub shifter Register for proposed 8-bit sub module

## III. CHIP IMPLEMENTATION

In chip implementation, the Static differential Sense amp Shared Pulse Latch (SSASPL) in Fig.9, Which is the smallest latch. The original SSASPL with 9 transistors [6] is modified to the SSASPL with 7 transistors in Fig. 9 by removing an inverter to generate the complementary data input (db) from the data input (d).In the proposal shift register, the differential data inputs ( d and db ) of the latch come from the differential data outputs ( q and qb ) of the previous latch. The SSASPL use the smallest number of transistors ( 7 transistors) and it consumes the lowest clock power because it has a single transistor driven by the pulsed clock signal.


Fig. 9 Schematic of original SSASPL


Fig. 10 Schematic of modified SSASPL

## IV. PERFORMANCE COMPARISON

A. PULSED LATCH:

TABLE I. PULSED LATCH

|  | TYPES | TOTAL NUMBER OF TRANSISTORS | NUMBER OF TRANSISTORS CONNECTED TO CLOCK |
| :---: | :---: | :---: | :---: |
| PULSED LATCH | STATIC DIFFERENTIAL SENSE AMP SHARED PULSED LATCH | $7$ | $1$ |
|  | TRANSMISSION GATE PULSED LATCH | 10 | 4 |
|  | HYBRID LATCH FLIPFLOP |  | 2 |



Fig. 11 Schematic of Transmission Gate Pulsed Latch


Fig. 11 Schematic of Hybrid Latch Flip Flop
B. FLIPFLOP:

TABLE II. FLIPFLOP

|  | TYPES | TOTAL NUMBER OF <br> TRANSISTORS | NUMBER <br> TRANSISTORS <br> CONNECTED TO CLOCK |
| :--- | :--- | :--- | :--- |
| FLIP-FLOP | POWER PC FLIP-FLOP | $\mathbf{1 6}$ | $\mathbf{8}$ |
|  | SENSE AMPLIFIER BASED FLIP- <br> FLOP | $\mathbf{1 8}$ | $\mathbf{3}$ |
|  | ADATIVE COUPLING FLIP-FLOP |  |  |



Fig. 13 Schematic of Sense Amplifier Based Flip Flop


Fig. 14 Schematic of Adaptive Coupling Flip Flop

TABLE III. COMPARISON OF PULSED LATCH

| PULSED LATCH | WORD <br> LENGTH <br> SHIFT <br> REGISTER (256) | SUBSHIFT <br> REGISTER <br> S <br> (K) | CORE AREA | AREA ( $\boldsymbol{\mu} \mathbf{M}^{\mathbf{2}}$ ) | POWER <br> (MW) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Existing method | 256 | 4 | 6583 | $63.2 \%$ | 56.3\% |
|  |  | 8 | 6321 | 59.0\% | 56.5\% |
| Modified method | 256 | 4 | 2174 | 79 | 71\% |
|  |  | 8 | 1483 | 66\% | 80\% |

## V.CONCLUSIONS AND FUTURE WORK

Design of shift register using pulsed latches reduces the area and power efficiently. This method solves the timing problem by the use of multiple non-overlap delayed pulsed clock signals instead of conventional single pulsed clock signal. The shift register uses a small number of the pulsed clock signals by grouping the latches to several sub shift registers and using additional temporary storage latches. The above work was implemented using Microwind Software. In the previous work consists of 1-bit latch. Hence a 256 -bit shift registers with 4-bit sub module, which occupies a core area of $6583 \mu \mathrm{~m}^{2}$. It consumes $56.3 \%$ power and occupies $63.2 \%$ area. Similarly using 8 -bit sub module, which occupies a core area of $6321 \mu \mathrm{~m}^{2}$. It consumes $56.5 \%$ power and $59 \%$ area.

A new method is proposed by modifying the previous approaches. This approach consists of 8 -bit latch. 256 -bit shift register with 4 -bit sub module which occupies a core area of $2174 \mu \mathrm{~m}^{2}$. It saves $79 \%$ area and $71 \%$ power. Similarly using 8 -bit sub module, which occupies a core area of $1483 \mu \mathrm{~m}^{2}$. It saves $66 \%$ area and $80 \%$ power compared to the conventional shift register.

## REFERENCES

[1] Byung-Do yang,"Low-Power and Area-Efficient Shift Register Using Pulsed Latches,''IEEE Trans. On circuits and systems-I: Regular papers, vol. 62, no. 6, June 2015.
[2] P. Reyes, P. Reviriego, J. A. Maestro, and O. Ruano, "New protection techniques against SEUs for moving average filters in a radiation environment," IEEE Trans. Nucl. Sci., vol. 54, no. 4, pp. 957-964, Aug. 2007.
[2] M. Hatamian et al., "Design considerations for gigabit ethernet 1000 base-T twisted pair transceivers," Proc. IEEE Custom Integr. Circuits Conf., pp. 335-342, 1998.
[3] H. Yamasaki and T. Shibata, "A real-time image-feature-extraction and vector-generation vlsi employing arrayed-shiftregister architecture," IEEE J. Solid-State Circuits, vol. 42, no. 9, pp. 2046-2053, Sep. 2007.[

4] H.-S. Kim, J.-H. Yang, S.-H. Park, S.-T. Ryu, and G.-H. Cho, "A 10-bit column-driver IC with parasitic-insensitive iterative charge-sharing based capacitor-string interpolation for mobile active-matrix LCDs," IEEE J. Solid-State Circuits, vol. 49, no. 3, pp. 766-782, Mar. 2014.
[5] S.-H. W. Chiang and S. Kleinfelder, "Scaling and design of a 16-megapixel CMOS image sensor for electron microscopy," in Proc. IEEE Nucl. Sci. Symp. Conf. Record (NSS/MIC), 2009, pp. 1249-1256.
[6] S. Heo, R. Krashinsky, and K. Asanovic, "Activity-sensitive flip-flop and latch selection for reduced energy," IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol. 15, no. 9, pp. 1060-1064, Sep. 2007.
[7] S. Naffziger and G. Hammond, "The implementation of the nextgeneration 64 b itanium microprocessor," in IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers, Feb. 2002, pp. 276-504.
[8] H. Partovi et al., "Flow-through latch and edge-triggered flip-flop hybrid elements," IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers, pp. 138-139, Feb. 1996.
[9] E. Consoli, M. Alioto, G. Palumbo, and J. Rabaey, "Conditional push-pull pulsed latch with 726 fJops energy delay product in 65 nm CMOS," in IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech.Papers, Feb. 2012, pp. 482-483.
[10] V. Stojanovic and V. Oklobdzija, "Comparative analysis of masterslave latches and flip-flops for high-performance and low-power systems," IEEE J. Solid-State Circuits, vol. 34, no. 4, pp. 536-548, Apr. 1999.
[11] J. Montanaro et al., "A 160-MHz, 32-b, 0.5-W CMOS RISC microprocessor," IEEE J. Solid-State Circuits, vol. 31, no. 11, pp. 1703-1714, Nov. 1996.
[12] S. Nomura et al., "A 9.7 mW AAC-decoding, 620 mW H. 264720 p 60 fps decoding, 8-core media processor with embedded forwardbody- biasing and power-gating circuit in 65 nm CMOS technology,"in IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers, Feb. 2008, pp. 262-264.
[13] Y. Ueda et al., " 6.33 mW MPEG audio decoding on a multimedia processor," in IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers, Feb. 2006, pp. 1636-1637.
[14] B.-S. Kong, S.-S. Kim and Y.-H. Jun, "Conditional-capture flip-flop for statistical power reduction," IEEE J. Solid-State Circuits, vol. 36, pp. 1263-1271, Aug. 2001.
[15] C. K. Teh, T. Fujita, H. Hara, and M. Hamada, "A 77\% energy-saving 22-transistor single-phase-clocking D-flip-flop with adaptive-coupling configuration in 40 nm CMOS," in IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers, Feb. 2011, pp. 338-339.

